# An elegant way to map implementation method to layers in a CNN based on constraints

### Problem statement:

Given a CNN, a set of implementation methods for a convolution layer in hardware, we need to choose the optimal sequence of implementation layers such that total running time (layer wise execution time, inter layer context switching time) is at a minimum.

We assume the CNN graph is  $G=(V,E,C_v,T_e)$ , with each vertex  $v\in V$  representing a layer of the model and each edge  $e\in E$  representing the ordering between two layers. Let vertices be labelled  $\{1,\ldots,N\}$ , where N=|V|.  $C_v$  is the cost vector array that represents the computation costs of the vertices (Section 5.1.1) under different algorithm-dataflow pairs. For vertex  $i, \vec{c}_i$  denotes the cost vector.  $T_e$  is the set of transition cost matrices that represent the cost of data layout transformation between vertices (Section 5.1.2).  $T_{ij}$  denotes transition matrix for each edge (i,j). The objective is to determine algorithm-dataflow mapping for each layer of CNN such that the cost — total latency of executing the CNN is minimized.  $\vec{x}_i$  is a 0-1 assignment vector with  $\vec{x}_i(k)=1$ , if algorithm k is chosen and 0 otherwise. Exactly one entry of  $\vec{x}_i$  can be set to 1. The problem can be formulated as follows:

$$\begin{aligned} & minimize \sum_{1 \leq i < j \leq N} \vec{x}_i^T T_{ij} \vec{x}_j + \sum_{1 \leq i \leq N} \vec{x}_i^T \vec{c}_i \\ & \text{s.t.} \\ & \vec{x}_i \in \{0,1\}^{|\vec{c}_i|} \quad \forall 1 \leq i \leq N \\ & ||\vec{x}_i||_1 == 1 \end{aligned} \tag{8}$$

Fig 1: A definition to the same problem statement in the DYNAMAP paper [1]

## An equivalent representation of the problem statement:

Consider an equivalent representation of the same G = (V,E,Cv,Te). Instead of having a small number of V's and the main complexity of the problem in (E,Cv,Te), Gs = (Vs,Es) where a vertex vij signifies the cost of implementing a layer i using method j and edge eij: vi1j1 -> vi2j2 signifies the cost to context switch from layer i1 implemented using method j1 to layer i2 implemented in method j2.

Consider a CNN with 4 layers and 2 ways to implement each layer.



Fig 2: A CNN with 4 layers

Then the graph representing all of the specifications is:



Fig 3: Graph representing all the specifications of the problem statement

Here V32 holds the cost of implementing layer 3 with method 2 and ev21v31 signifies the cost(time) to context switch b/w v21 & v31.

## Some key insights:

- 1. The graph is a DAG
- 2. The vertices involved in the shortest path among set of all paths going from a vertex in layer 1 to a vertex in the final layer is the optimal sequence.

# Seamless way to tackle the 2<sup>nd</sup> key insight:

We can have a source vertex s and a destination vertex t such that s has only outgoing edges to vertices in L1 with cost 0 and t has only incoming edges from Ln with cost 0.



Fig 4: Augmented graph

## Then the 2<sup>nd</sup> insight just reduces to the shortest path between s and t.

Since our graph is a DAG(1<sup>st</sup> insight) with every path from source vertex to a given vertex having same length we can solve this problem linearly (using BFS or dynamic programming).

Hence the running time of our algorithm is O(m+n) where m is the num of edges and n is the number of vertices in the graph.

But  $m = (N-1)(K^2)+2K$ 

and n = KN where N is the num of layers and K is the number of possible implementation choices for each layer.

Hence  $T(N,K) = O(N*K^2)$ 

THEOREM 4.1. PBQP can be solved in polynomial time if the graph is a series parallel graph. Moreover, for a graph with N vertices and  $d = \max_i |\vec{c}_i|$ , the running time is  $O(Nd^2)$ .

Fig: 5: The same running time is also obtained in the DYNAMAP paper [1]

### Reference:

[1] Meng, Y., Kuppannagari, S., Kannan, R. and Prasanna, V., 2021, February. Dynamap: Dynamic algorithm mapping framework for low latency cnn inference. In *The 2021 ACM/SIGDA International Symposium on Field-Programmable Gate Arrays* (pp. 183-193).